首页> 外文会议>International Conference on Communication Technology; 20061127-30; Guilin(CN) >A Reprogrammable and Scalable QoS Traffic Generator/Monitor on FPGA
【24h】

A Reprogrammable and Scalable QoS Traffic Generator/Monitor on FPGA

机译:FPGA上可重编程和可扩展的QoS流量生成器/监视器

获取原文
获取原文并翻译 | 示例

摘要

Nowadays, high performance system/local area networks are filled by heterogeneous traffic, constituted by information flows with different bandwidth and latency requirements. The bottleneck existing between the network process elements speed (servers, routers,...) and the bandwidth in the links makes necessary new proposals in the design of these network components. The MMR (and its simplified version, the SMMR), a router which supports QoS, is a very well-known proposal in this area. In this article, we propose the architecture and implementation of a reprogramable and scalable traffic Generator/Monitor as support for the study, in a easy way, of this sort of routers. The Generator/Monitor is modular and has been implemented inside an FPGA using a high level hardware programming language such as the Handle-C.The result is a highly parameterizable platform, which allows prototyping the communication system of a high speed LAN/SAN environment, in order to study complexity reductions and optimizations of a router under different traffic conditions and server models.
机译:如今,高性能系统/局域网被异构流量填充,异构流量由具有不同带宽和延迟要求的信息流构成。网络过程元素速度(服务器,路由器等)与链路带宽之间存在的瓶颈为这些网络组件的设计提出了必要的新建议。 MMR(及其简化版本,SMMR)是支持QoS的路由器,在该领域是一项非常知名的提议。在本文中,我们提出了一种可重编程和可扩展的流量生成器/监视器的体系结构和实现,以轻松研究这种路由器的方式为研究提供支持。 Generator / Monitor是模块化的,并已使用高级硬件编程语言(如Handle-C)在FPGA内部实现,结果是一个高度可参数化的平台,该平台可用于高速LAN / SAN环境的通信系统的原型设计,为了研究在不同流量条件和服务器模型下路由器的复杂性降低和优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号