首页> 外文会议>International Conference on IC Design Technology >Evaluation of compensation techniques for CMOS operational amplifier design
【24h】

Evaluation of compensation techniques for CMOS operational amplifier design

机译:CMOS运算放大器设计的补偿技术评估

获取原文

摘要

This paper presents and compares two CMOS (complementary metal oxide semiconductor) operational amplifier (op-amp) designs. Each op-amp is based on a two-stage rail-to-rail output where the first stage is a differential input with folded cascode and the second stage forms a class-AB amplifier. Each opamp design incorporates different compensation techniques. The first op-amp uses negative Miller compensation around the first stage and conventional Miller compensation is used around the second stage. The second op-amp also utilizes negative Miller around the first stage, but with indirect Miller between the output node of the second stage and cascode node of the first stage. The purpose of this work was to evaluate the DC gain, unity gain frequency (UGF) and phase margin (PM) achieved using the different compensation techniques in simulation and test results from physical prototype devices using a 0.35 μm CMOS technology when operating on a single rail +2.5V and +1.8 V power supply.
机译:本文介绍并比较了两种CMOS(互补金属氧化物半导体)运算放大器(运放)设计。每个运算放大器均基于两级轨到轨输出,其中第一级是具有折叠共源共栅的差分输入,第二级构成AB类放大器。每个运算放大器设计均采用不同的补偿技术。第一个运算放大器在第一级附近使用负米勒补偿,而传统的米勒补偿在第二级附近使用。第二运算放大器在第一级附近也使用负米勒,但在第二级的输出节点和第一级的共源共栅节点之间使用间接米勒。这项工作的目的是评估在使用单个0.35μmCMOS技术的物理原型设备的仿真和测试结果中,使用不同的补偿技术在仿真和测试结果中评估的直流增益,单位增益频率(UGF)和相位裕度(PM)。轨+ 2.5V和+ 1.8V电源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号