首页> 外文会议>Intelligent Systems, 2009. GCIS '09 >Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time
【24h】

Compression/scan co-design for reducing test data volume, scan-in power dissipation and test application time

机译:压缩/扫描协同设计可减少测试数据量,降低扫描功耗和测试应用时间

获取原文
获取原文并翻译 | 示例

摘要

Testing chips is very critical to guarantee chips are fault-free before they are integrated in a system, so as to increase the reliability of the system. Although full-scan is a widely adopted design-for-test technique for LSI design and testing, the need for reducing the test data volume, scan-in power dissipation and test application time (VPT) of the full-scan designed chip is imperative. Based on the analysis of the characteristics of the variable-to-fixed run-length coding technique and the random access scan architecture, this paper presents a novel design scheme tackling all VPT issues simultaneously. Experimental results on ISCAS'89 benchmarks have shown on average 51.2%, 99.5%, 99.3% and 85.5% reduction in test data volume, average scan-in power dissipation, peak scan-in power dissipation and test application time, respectively.
机译:测试芯片对于确保将芯片集成到系统中之前无故障是至关重要的,以提高系统的可靠性。尽管全扫描是用于LSI设计和测试的一种广泛采用的针对测试设计的技术,但必须减少全扫描设计芯片的测试数据量,扫描输入功耗和测试应用时间(VPT) 。在分析了可变长度游程编码技术和随机访问扫描体系结构的特点的基础上,提出了一种同时解决所有VPT问题的新颖设计方案。在ISCAS'89基准测试中的实验结果表明,测试数据量,平均扫描入功率耗散,峰值扫描入功率耗散和测试应用时间分别平均减少了51.2%,99.5%,99.3%和85.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号