首页> 外文会议>Industrial Mechatronics and Automation, 2009. ICIMA 2009 >Combining CORDIC algorithm and FPGA to design dual core FFT processor
【24h】

Combining CORDIC algorithm and FPGA to design dual core FFT processor

机译:结合CORDIC算法和FPGA设计双核FFT处理器

获取原文

摘要

In this paper, the design for a dual core FFT processor based on CORDIC algorithm is presented. This design extracts the 2-base successions as the foundation, takes the FFT butterfly-shaped arithmetical unit as the object, uses the CORDIC algorithm superiority in the vector computation to simply the revolving factor calculation, and employs the assembly line technology to enhance the turnover rate for the whole system. This FFT processor has many characteristics with the simple hardware architecture, flexible disposition, low component coupling, high precision and stable running, can perform the high speed fixed-point real-time FFT operation. Experiment carried on the gate level simulation in Altera chip EP2C35F672C6 shows that this design can satisfy the 50 MHz system clock.
机译:本文提出了一种基于CORDIC算法的双核FFT处理器的设计。本设计提取2基序为基础,以FFT蝶形算术单元为对象,利用矢量计算中的CORDIC算法优势简化旋转因子计算,并采用流水线技术提高周转率整个系统的费率。该FFT处理器具有简单的硬件架构,灵活的配置,低组件耦合,高精度和稳定运行的许多特性,可以执行高速定点实时FFT操作。在Altera芯片EP2C35F672C6上进行的栅极电平仿真实验表明,该设计可以满足50 MHz的系统时钟要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号