首页> 外文会议>IEEE East-West Design and Test Symposium >Partial Dynamic Reconfiguration in an FPGA-based Fault-Tolerant System: Simulation-based Evaluation
【24h】

Partial Dynamic Reconfiguration in an FPGA-based Fault-Tolerant System: Simulation-based Evaluation

机译:基于FPGA的容错系统中的部分动态重配置:基于仿真的评估

获取原文

摘要

Field Programmable Gate Arrays (FPGAs) are popular not only for their wide range of usage in embedded systems, however, they are susceptible to radiation effects. Charged particles cause the so-called Single Event Upsets (SEUs) in their configuration memory. SEUs can induce failure of the whole system. This problem is fundamental for space applications where sun radiation is more considerable than in the Earth. Two main approaches to SEU mitigation technique exist: fault masking and repair. The most popular masking method is Triple Modular Redundancy (TMR). For the faults repair, FPGA's capability of reconfiguration is used. It is possible to combine these approaches to obtain improved fault tolerant system. It is important to assess reliability rate of this system and, therefore, its estimation by a simulation is the main part of this paper. We propose evaluation environment which assesses the reliability of a TMR system with malfunction module reconfiguration depending on faults occurrence frequency and reconfiguration time necessary for fault repair.
机译:现场可编程门阵列(FPGA)不仅因为其在嵌入式系统中的广泛使用而广受欢迎,而且还容易受到辐射的影响。带电粒子会在其配置内存中导致所谓的“单事件不正常”(SEU)。 SEU可能导致整个系统故障。对于太阳辐射比地球辐射大得多的太空应用,此问题至关重要。存在两种主要的SEU缓解技术方法:故障屏蔽和修复。最受欢迎的屏蔽方法是三重模块冗余(TMR)。为了进行故障修复,使用了FPGA的重新配置功能。可以组合使用这些方法以获得改进的容错系统。评估该系统的可靠性率很重要,因此,通过仿真进行评估是本文的主要部分。我们提出了一种评估环境,该环境根据故障发生频率和故障修复所需的重新配置时间来评估带有故障模块重新配置的TMR系统的可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号