首页> 外文会议>IEEE 26th International SOC Conference >Tutorial: Methodology for designing reliable clock networks
【24h】

Tutorial: Methodology for designing reliable clock networks

机译:教程:设计可靠时钟网络的方法

获取原文
获取原文并翻译 | 示例

摘要

This tutorial covers the clock network design methodology, especially focusing on the construction of robust clock under PVT (process-voltage-temperature) variation. First, the basic synthesis flow of clock networks is described with the emphasis of key factors to be considered during the design process. Second, a more in-depth analysis and the related problems caused by the PVT variation are discussed, followed by enumerating the state-of-art design and optimization techniques to address the problems. Thirdly, the diverse structures of clock networks are described, and their pros and cons are summarized with a numeric data extracted from intensive simulation. Finally, the clock design flow is moved to the area of 3D ICs, and what the unique issues to be addressed are and how they are currently solved will be presented.
机译:本教程介绍了时钟网络设计方法,尤其着重于在PVT(过程电压-温度)变化下构建稳健的时钟。首先,描述了时钟网络的基本综合流程,重点是在设计过程中要考虑的关键因素。其次,讨论了更深入的分析以及由PVT变化引起的相关问题,然后列举了最新的设计和优化技术来解决这些问题。第三,描述了时钟网络的各种结构,并用从密集仿真中提取的数值数据总结了它们的优缺点。最后,时钟设计流程将移至3D IC领域,并将介绍要解决的独特问题以及当前如何解决这些问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号