首页> 外文会议>High-Speed Fiber Networks and Channels >Designing a VMEbus FDDI adapter card
【24h】

Designing a VMEbus FDDI adapter card

机译:设计VMEbus FDDI适配卡

获取原文
获取原文并翻译 | 示例

摘要

Abstract: This paper presents a system architecture for a VMEbus FDDI adapter card containing a node core, FDDI block, frame buffer memory and system interface unit. Most of the functions of the PHY and MAC layers of FDDI are implemented with National's FDDI chip set and the SMT implementation is simplified with a low cost microcontroller. The factors that influence the system bus bandwidth utilization and FDDI bandwidth utilization are the data path and frame buffer memory architecture. The VRAM based frame buffer memory has two sections - LLC frame memory and SMT frame memory. Each section with an independent serial access memory (SAM) port provides an independent access after the initial data transfer cycle on the main port and hence, the throughput is maximized on each port of the memory. The SAM port simplifies the system bus master DMA design and the VMEbus interface can be designed with low-cost off-the-shelf interface chips. !8
机译:摘要:本文提出了一种VMEbus FDDI适配卡的系统架构,其中包含节点核心,FDDI块,帧缓冲存储器和系统接口单元。 FDDI的PHY和MAC层的大多数功能都由美国国家半导体的FDDI芯片组实现,而SMT的实现则通过低成本微控制器得以简化。影响系统总线带宽利用率和FDDI带宽利用率的因素是数据路径和帧缓冲存储器体系结构。基于VRAM的帧缓冲存储器具有两部分-LLC帧存储器和SMT帧存储器。在主端口上的初始数据传输周期结束后,每个具有独立串行访问存储器(SAM)端口的部分都提供了独立访问,因此,该存储器的每个端口上的吞吐量都达到了最大值。 SAM端口简化了系统总线主控器DMA的设计,而VMEbus接口可以使用低成本的现成接口芯片进行设计。 !8

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号