首页> 外文会议>High-performance computing in remote sensing II >Fast Fourier Transform Co-Processor (FFTC) - towards embedded GFLOPs
【24h】

Fast Fourier Transform Co-Processor (FFTC) - towards embedded GFLOPs

机译:快速傅立叶变换协处理器(FFTC)-面向嵌入式GFLOP

获取原文
获取原文并翻译 | 示例

摘要

Many signal processing applications and algorithms perform their operations on the data in the transform domain to gain efficiency. The Fourier Transform Co-Processor has been developed with the aim to offload General Purpose Processors from performing these transformations and therefore to boast the overall performance of a processing module. The IP of the commercial PowerFFT processor has been selected and adapted to meet the constraints of the space environment. In frame of the ESA activity "Fast Fourier Transform DSP Co-processor (FFTC)" (ESTEC/Contract No. 15314/07/NL/LvH/ma) the objectives were the following: 1. Production of prototypes of a space qualified version of the commercial PowerFFT chip called FFTC based on the PowerFFT IP. 2. The development of a stand-alone FFTC Accelerator Board (FTAB) based on the FFTC including the Controller FPGA and SpaceWire Interfaces to verify the FFTC function and performance. The FFTC chip performs its calculations with floating point precision. Stand alone it is capable computing FFTs of up to 1K complex samples in length in only 10μsec. This corresponds to an equivalent processing performance of 4.7 GFlops. In this mode the maximum sustained data throughput reaches 6.4Gbit/s. When connected to up to 4 EDAC protected SDRAM memory banks the FFTC can perform long FFTs with up to 1M complex samples in length or multidimensional FFT-based processing tasks. A Controller FPGA on the FTAB takes care of the SDRAM addressing. The instructions commanded via the Controller FPGA are used to set up the data flow and generate the memory addresses. The paper will give an overview on the project, including the results of the validation of the FFTC ASIC prototypes.
机译:许多信号处理应用程序和算法对变换域中的数据执行其操作,以提高效率。傅立叶变换协处理器的开发旨在减轻通用处理器执行这些变换的负担,因此拥有处理模块的整体性能。已选择商用PowerFFT处理器的IP,并对其进行了调整,以满足空间环境的限制。在ESA活动“快速傅立叶变换DSP协处理器(FFTC)”(ESTEC /合同号15314/07 / NL / LvH / ma)的框架内,目标如下:1.生产符合太空要求的版本的原型基于PowerFFT IP的商用PowerFFT芯片FFTC的原理图。 2.基于FFTC的独立FFTC加速器板(FTAB)的开发,包括控制器FPGA和SpaceWire接口,以验证FFTC的功能和性能。 FFTC芯片以浮点精度执行计算。独立运行时,仅在10μs内即可计算多达1K个复杂样本的FFT。这相当于4.7 Glops的等效处理性能。在这种模式下,最大持续数据吞吐量达到6.4Gbit / s。当连接至多达4个受EDAC保护的SDRAM存储库时,FFTC可以执行长FFT,并在长度上进行多达1M个复杂样本,或者基于多维FFT的处理任务。 FTAB上的控制器FPGA负责SDRAM寻址。通过控制器FPGA指令的指令用于设置数据流并生成存储器地址。本文将对该项目进行概述,包括FFTC ASIC原型验证的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号