【24h】

Process induced damage: what challenges lie ahead?

机译:过程引起的损坏:面临哪些挑战?

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In the past few years, as the MOS transistor gate dielectric has become thinner - below 20 Å - there have been many questions regarding plasma and process induced damage (PID) effects on the thin gate oxide; such as "There is no traditional gate oxide breakdown observed as the gate oxide becomes thinner, and hence no damage effect?" Once the thin gate oxide quality and tunneling effects are understood, the gate oxide damage and PID effects have taken on new meanings. Meanwhile, question on the relevancy of PID lingers -"Would PID still be a concern in future advanced semiconductor manufacturing?" This paper presents a forward looking of advanced technology roadmaps - the implementation of strained silicon (SSi) on bulk or on insulator substrate, the advancement of fully depleted silicon-on-insulator (FDSOI) and double-gated structures, the planned introduction of high K gate stack, and the emerging of new memory technologies - and the projected implications on PID effects.
机译:在过去的几年中,随着MOS晶体管栅极电介质的厚度变薄(低于20Å),人们已经对等离子体和工艺引起的损伤(PID)对薄栅极氧化物的影响产生了许多疑问。例如“随着栅氧化层变薄,没有观察到传统的栅氧化层击穿,因此没有破坏作用吗?”一旦了解了薄的栅极氧化物的质量和隧穿效应,栅极氧化物的损坏和PID效应就具有了新的含义。同时,人们对PID的相关性提出质疑:“ PID在未来的先进半导体制造中仍会引起关注吗?”本文介绍了先进技术路线图的前瞻性观点-在大块或绝缘体衬底上实施应变硅(SSi),完全耗尽绝缘体上硅(FDSOI)和双栅结构的发展,计划中的高绝缘硅技术的引入K门堆栈,新存储技术的兴起以及对PID效果的预期影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号