首页> 外文会议>Fourth ACM/IEEE International Symposium on Networks-on-Chip >Improved Utilization of NoC Channel Bandwidth by Switch Replication for Cost-Effective Multi-processor Systems-on-Chip
【24h】

Improved Utilization of NoC Channel Bandwidth by Switch Replication for Cost-Effective Multi-processor Systems-on-Chip

机译:通过经济高效的片上多处理器片上系统通过交换机复制来提高NoC通道带宽的利用率

获取原文
获取原文并翻译 | 示例

摘要

Virtual channels are an appealing flow control technique for on-chip interconnection networks (NoCs), in that they can potentially avoid deadlock and improve link utilization and network throughput. However, their use in the resource constrained multi-processor system-on-chip (MPSoC) domain is still controversial, due to their significant overhead in terms of area, power and cycle time degradation. This paper proposes a simple yet efficient approach to VC implementation, which results in more area- and power-saving solutions than conventional design techniques. While these latter replicate only buffering resources for each physical link, we replicate the entire switch and prove that our solution is counter intuitively more area/power efficient while potentially operating at higher speeds. This result builds on a well-known principle of logic synthesis for combinational circuits (the area-performance trade-off when inferring a logic function into a gate-level netlist), and proves that when a designer is aware of this, novel architecture design techniques can be conceived.
机译:虚拟通道是片上互连网络(NoC)的一种引人注目的流控制技术,因为它可以避免死锁并提高链路利用率和网络吞吐量。但是,由于它们在面积,功耗和周期时间退化方面的大量开销,它们在资源受限的多处理器片上系统(MPSoC)域中的使用仍存在争议。本文提出了一种简单但有效的VC实现方法,与传统的设计技术相比,该方法可提供更多的面积和省电解决方案。尽管这些后者仅复制每个物理链路的缓冲资源,但我们复制了整个交换机,并证明了我们的解决方案在直观上具有更高的面积/功率效率,同时可能以更高的速度运行。该结果基于组合电路的逻辑综合原理(将逻辑功能推论到门级网表时的面积性能折衷),并证明当设计师意识到这一点时,就可以进行新颖的架构设计技术可以被构想。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号