首页> 外文会议>Ferroelectric Thin Films XI >High Temperature Plasma Etching of PZT Capacitor Stacks for High Density FERAMs
【24h】

High Temperature Plasma Etching of PZT Capacitor Stacks for High Density FERAMs

机译:用于高密度FERAM的PZT电容器堆栈的高温等离子体刻蚀

获取原文
获取原文并翻译 | 示例

摘要

A 32 Mbit chain FeRAM~(TM) stack with 0.20μm minimum feature size was etched with two subsequent lithography/RIE steps: in mask step 1 the platinum/SRO (strontium ruthenium oxide) top electrode and the PZT (lead zirconate titanate) layer, in mask step 2 the bottom electrode together with the Ir/IrO_2 diffusion barrier were etched. The stack was etched with various chlorine based chemistries. High temperature etching processes were applied to suppress residues by the formation of volatile etching byproducts resulting in a highly anisotropic etching profile and low redeposition. Profile angles of 75°for step 1 and 80°for step 2 could be achieved. For the thin SRO-layer a separate etching recipe was developed to avoid surface roughening caused by micromasking. The influence of etching temperature and different gas chemistries on the etching behavior was evaluated. Reliable end point detection and good uniformity of the individual etching processes were obtained, both being crucial for the application of a multi-step recipe. The ferroelectric properties of the capacitor were confirmed by hysteresis measurements. This demonstrates that the ferroelectric properties were conserved during RIE etch processes at high temperature.
机译:用两个后续的光刻/ RIE步骤蚀刻最小特征尺寸为0.20μm的32 Mbit链FeRAM〜™堆叠:在掩模步骤1中,铂/ SRO(氧化钌钌)顶电极和PZT(钛酸锆钛酸铅)层在掩模步骤2中,将底部电极与Ir / IrO_2扩散阻挡层一起蚀刻。用各种基于氯的化学物质对叠层进行蚀刻。应用高温蚀刻工艺以通过形成挥发性蚀刻副产物来抑制残留物,从而导致高度各向异性的蚀刻轮廓和低再沉积。步骤1的轮廓角为75°,步骤2的轮廓角为80°。对于薄的SRO层,开发了单独的蚀刻配方,以避免由微掩膜引起的表面粗糙。评估了蚀刻温度和不同气体化学性质对蚀刻行为的影响。获得了可靠的终点检测和各个蚀刻工艺的良好均匀性,这对于多步配方的应用都是至关重要的。电容器的铁电特性通过磁滞测量得到证实。这表明在高温下的RIE刻蚀过程中铁电性能得以保留。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号