【24h】

Secure AES Hardware Module for Resource Constrained Devices

机译:适用于资源受限设备的安全AES硬件模块

获取原文
获取原文并翻译 | 示例

摘要

Low power consumption, low gate count, and high throughput are standard design criteria for cryptographic coprocessors designated for resource constrained devices such as smart cards. With the advent of side channel attacks, devices' resistance to such attacks became another major requirement. This paper describes a cryptographic hardware module for an AES algorithm that provides complete protection against first order differential power analysis by embedding a data masking countermeasure at a hardware level. We concentrate on inversion in GF(2~8) since this is the only non-linear operation that requires complex transformations on masked data and on bits of the masks. The simulation and synthesis results confirm that the proposed solution is suitable for applications in GSM and ad-hoc networks in terms of performance, gate count and power consumption. To our knowledge, this is the first implementation of a side channel-resistant AES hardware module suitable for smart- and SIM-cards.
机译:低功耗,低门数和高吞吐量是指定用于资源受限设备(例如智能卡)的密码协处理器的标准设计标准。随着侧通道攻击的出现,设备对此类攻击的抵抗成为了另一个主要要求。本文介绍了一种用于AES算法的加密硬件模块,该模块通过在硬件级别嵌入数据屏蔽对策来提供针对一阶差分功率分析的全面保护。我们将重点放在GF(2〜8)中的求逆上,因为这是唯一需要对掩码数据和掩码位进行复杂转换的非线性运算。仿真和综合结果证实,从性能,门数和功耗方面来看,该解决方案适用于GSM和ad-hoc网络。据我们所知,这是适用于智能卡和SIM卡的侧通道抗性AES硬件模块的第一个实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号