首页> 外文会议>European Wireless Conference >An FPGA-based Design of a Packetized Fronthaul Testbed with IEEE 1588 Clock Synchronization
【24h】

An FPGA-based Design of a Packetized Fronthaul Testbed with IEEE 1588 Clock Synchronization

机译:基于FPGA的带IEEE 1588时钟同步的分组前传测试台设计

获取原文

摘要

This paper presents an architecture and an implementation of a field-programmable gate array (FPGA)-based Ethernet fronthaul testbed. The system exploits the IEEE 1588 precision time protocol for clock synchronization and is capable of transporting radio data from one baseband unit to two or more radio units, while allowing the evaluation of clock synchronization impacts on the actual radio-frequency signals. This work, then, focuses on its hardware setup and the adopted FPGA design. It emphasizes how the clocks recovered at the radio equipments are used both within their digital and analog domains, particularly for synchronization of the carrier frequency, sampling frequency and for steady occupancy levels at ingress elastic buffers. Some preliminary measurement results on synchronization performance are presented and show that the developed testbed is capable of achieving sufficiently high clock accuracy for packetized fronthaul investigations.
机译:本文介绍了基于现场可编程门阵列(FPGA)的以太网前传测试平台的体系结构和实现。该系统利用IEEE 1588精确时间协议进行时钟同步,并能够将无线电数据从一个基带单元传输到两个或多个无线电单元,同时允许评估时钟同步对实际射频信号的影响。然后,这项工作着重于其硬件设置和采用的FPGA设计。它强调了在无线电设备上恢复的时钟如何在其数字和模拟域内使用,尤其是用于载波频率,采样频率的同步以及入口弹性缓冲区的稳定占用水平。提出了一些有关同步性能的初步测量结果,这些结果表明,开发的测试平台能够为打包的前传调查提供足够高的时钟精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号