首页> 外文会议>Electrical, Electronics and Computer Science (SCEECS), 2012 IEEE Students' Conference on >FPGA implementation of 16 bit BBS and LFSR PN sequence generator: A comparative study
【24h】

FPGA implementation of 16 bit BBS and LFSR PN sequence generator: A comparative study

机译:16位BBS和LFSR PN序列发生器的FPGA实现:对比研究

获取原文
获取原文并翻译 | 示例

摘要

The main purpose of this paper is to study the FPGA implementation of two 16 bit PN sequence generator namely Linear Feedback Shift Register (LFSR) and Blum-Blum-Shub (BBS). We have used FPGA to explain how FPGA's ease the hardware implementation part of communication systems. The logic of PN Sequence Generator presented here can be changed any time by changing the seed in LFSR or by changing the key used in BBS. The analysis is conceded out to find number of gates, memory and speed requirement in FPGA for the two methods. As Recently the field programmable gate arrays have enjoyed wide spread use due to several advantages related to relatively high gate density, short design cycle and low cost. The greatest advantage of FPGA's are flexibility that we reconfigured the design many times and check the results and verify it on-chip for comparing with others PN sequence generators.
机译:本文的主要目的是研究两个16位PN序列发生器(即线性反馈移位寄存器(LFSR)和Blum-Blum-Shub(BBS))的FPGA实现。我们已经使用FPGA来解释FPGA如何简化通信系统的硬件实现部分。通过更改LFSR中的种子或更改BBS中使用的密钥,可以随时更改此处介绍的PN序列生成器的逻辑。进行了分析,以找出这两种方法的门数,存储器和速度要求。近来,由于与相对高的栅极密度,短的设计周期和低成本有关的若干优点,现场可编程门阵列已得到广泛的使用。 FPGA的最大优势是灵活性,我们可以对其进行多次重新配置,然后检查结果并在芯片上进行验证,以便与其他PN序列发生器进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号