【24h】

Squeegee bump technology

机译:吸水扒凹凸技术

获取原文

摘要

An innovative solder bumping technology, termed squeegee bumping, has been developed et Motorola's Interconnect Systems Laboratory that uses baked photoresist as a mask for solder printing to deposit fine pitch solder bumps on wafers. This process provides much better alignment accuracy and is capable of bumping finer pitch devices than stencil printing technology. Solder paste printing uses a screen printer similar to stencil printing and therefore exhibits better versatility of solder materials selection than the electroplating process. Cost modeling shows that the squeegee bump technology has a significant cost benefit over controlled collapse chip connection (C4) technology. This is because the C4 process has very low efficiency in labor and materials usage. Statistical process control data show an average bump height of 118/spl plusmn/3.5 /spl mu/m, and a maximum-to-minimum bump height range of 17 /spl mu/m over a 150 mm-diameter wafer have been produced repeatedly on test wafers with 210 /spl mu/m peripheral pitch. A 109.6/spl plusmn/1.3 /spl mu/m bump height on orthogonal array with 250 /spl mu/m pitch has been successfully demonstrated with greater than 90% die yield. Bump reliability has been studied using both multiple reflows and extended thermal/humidity storage procedures. No degradation of shear strength was observed after up to 10/spl times/ reflows and 1008 hours of a thermal/humidity stress environment. Bump reliability was also evaluated by assembling squeegee bumped dice on a plastic chip scale package (CSP). Liquid-to-liquid thermal shock cycling at a temperature range of -55/spl deg/C to +125/spl deg/C had a characteristic life of 2764 cycles with a 1st failure at 1050 cycles. No failures were observed after 432 hours of autoclave stress at 121/spl deg/C, 100%RH, 15 psig test condition.
机译:摩托罗拉的互连系统实验室已经开发出一种创新的焊料凸点技术,称为刮板凸点技术,该实验室使用烘烤的光刻胶作为掩模进行焊料印刷,以在晶片上沉积细间距的焊料凸点。与模版印刷技术相比,该工艺可提供更好的对准精度,并且能够使更细的间距器件发生碰撞。锡膏印刷使用类似于模板印刷的丝网印刷机,因此与电镀工艺相比,其焊料选择的通用性更好。成本模型表明,与可控塌陷芯片连接(C4)技术相比,刮板凸块技术具有明显的成本优势。这是因为C4工艺的人工和材料使用效率非常低。统计过程控制数据显示,在150毫米直径的晶圆上,重复生产的平均凸块高度为118 / spl plusmn / 3.5 / spl mu / m,最大至最小凸块高度范围为17 / spl mu / m。在具有210 / spl mu / m外围节距的测试晶片上。已经成功地证明,在间距为250 / spl mu / m的正交阵列上,凸点高度为109.6 / spl plusmn / 1.3 / spl mu / m,其裸片产率超过90%。使用多次回流和扩展的热/湿气存储程序对凸点可靠性进行了研究。在高达10 / spl次/回流和1008小时的热/湿度应力环境下​​,未观察到剪切强度的下降。还通过在塑料芯片级封装(CSP)上组装刮刀凸起的骰子来评估凸起的可靠性。在-55 / spl deg / C到+ 125 / spl deg / C的温度范围内,液-液热冲击循环的特征寿命为2764个循环,第一次失效为1050个循环。在121 / spl deg / C,100%RH,15 psig测试条件下进行432小时高压灭菌后,未观察到任何故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号