首页> 外文会议>2019 Devices for Integrated Circuit >Hardware Architecture of a Decoder for Fractal Image Compression
【24h】

Hardware Architecture of a Decoder for Fractal Image Compression

机译:分形图像压缩解码器的硬件架构

获取原文
获取原文并翻译 | 示例

摘要

Fractal image compression is a comparatively new and less explored technique in the domain of image processing. The main problem is it's very high image compression time due to the huge number of `range' - `domain' comparisons it has to undergo. If efficiently utilised, fractal image compression gives the best compression ratio which is highest among other contemporary techniques. In this paper we have proposed efficient hardware of a decoder for the fractal image compression. Controlled parallelism has been incorporated to speed up the decoding process. The whole design has been simulated and synthesized using verilog HDL.
机译:分形图像压缩是图像处理领域中一种相对较新且鲜为人知的技术。主要问题是由于需要进行大量的“范围”-“域”比较,因此图像压缩时间非常长。如果有效利用,则分形图像压缩将提供最佳压缩比,这是其他当代技术中最高的。在本文中,我们提出了一种用于分形图像压缩的高效解码器硬件。并入了受控并行机制以加快解码过程。整个设计已使用Verilog HDL进行了模拟和综合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号