首页> 外文会议>Design Automation Conference (DAC), 2012 49th ACM/EDAC/IEEE >Cache revive: Architecting volatile STT-RAM caches for enhanced performance in CMPs
【24h】

Cache revive: Architecting volatile STT-RAM caches for enhanced performance in CMPs

机译:恢复缓存:架构易失性STT-RAM缓存以增强CMP的性能

获取原文
获取原文并翻译 | 示例

摘要

High density, low leakage and non-volatility are the attractive features of Spin-Transfer-Torque-RAM (STT-RAM), which has made it a strong competitor against SRAM as a universal memory replacement in multi-core systems. However, STT-RAM suffers from high write latency and energy which has impeded its widespread adoption. To this end, we look at trading-off STT-RAM's non-volatility property (data-retention-time) to overcome these problems. We formulate the relationship between retention-time and write-latency, and find optimal retention-time for architecting an efficient cache hierarchy using STT-RAM. Our results show that, compared to SRAM-based design, our proposal can improve performance and energy consumption by 18% and 60%, respectively.
机译:高密度,低泄漏和非易失性是Spin-Transfer-Torque-RAM(STT-RAM)的吸引人的特征,这使其成为了SRAM替代多核系统中通用存储器的有力竞争者。但是,STT-RAM遭受高写入延迟和能量的困扰,这阻碍了其广泛采用。为此,我们着眼于权衡STT-RAM的非易失性属性(数据保留时间)以克服这些问题。我们制定了保留时间和写延迟之间的关系,并找到了最佳保留时间,以便使用STT-RAM构建高效的缓存层次结构。我们的结果表明,与基于SRAM的设计相比,我们的建议可以将性能和能耗分别提高18%和60%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号