首页> 外文会议>Design, Automation and Test in Europe Conference and Exhibition >Universal number posit arithmetic generator on FPGA
【24h】

Universal number posit arithmetic generator on FPGA

机译:FPGA上的通用正号算术生成器

获取原文
获取外文期刊封面目录资料

摘要

Posit number system format includes a run-time varying exponent component, defined by a combination of regime-bit (with run-time varying length) and exponent-bit (with size of up to ES bits, the exponent size). This also leads to a run-time variation in its mantissa field size and position. This run-time variation in posit format poses a hardware design challenge. Being a recent development, posit lacks for its adequate hardware arithmetic architectures. Thus, this paper is aimed towards the posit arithmetic algorithmic development and their generic hardware generator. It is focused on basic posit arithmetic (floating-point to posit conversion, posit to floating point conversion, addition/subtraction and multiplication). These are also demonstrated on a FPGA platform. Target is to develop an open-source solution for generating basic posit arithmetic architectures with parameterized choices. This contribution would enable further exploration and evaluation of posit system.
机译:正数系统格式包括运行时变化的指数成分,它由政权位(运行时长度变化)和指数位(最大为ES位,即指数大小)的组合定义。这还会导致其尾数字段大小和位置在运行时发生变化。 posit格式的运行时变化带来了硬件设计挑战。作为最新的发展,posit缺乏适当的硬件算术架构。因此,本文旨在针对正算术算法开发及其通用硬件生成器。它着重于基本的正数算法(浮点数到正数的转换,正数到浮点的转换,加/减和乘法)。这些也在FPGA平台上进行了演示。目标是开发一种开源解决方案,以生成带有参数化选择的基本posit算术架构。这种贡献将使对假设系统的进一步探索和评估成为可能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号