首页> 外文会议>Cryptographic Hardware and Embedded Systems-CHES 2008 >Divided Backend Duplication Methodology for Balanced Dual Rail Routing
【24h】

Divided Backend Duplication Methodology for Balanced Dual Rail Routing

机译:平衡后端双轨路由的分离后端复制方法

获取原文
获取原文并翻译 | 示例

摘要

Dual Rail Precharge circuits offer an effective way to address Differential Power Analysis Attacks, provided routing of differential signals is fully balanced. Fat Wire [1] and Backend Duplication [2] methods address this problem. However they do not consider the effect of coupling capacitance on adjacent differential signals. In this paper we propose a new method, Divided Backend Duplication, which is based on Divided Wave Dynamic Differential Logic [3] and Backend Duplication [2], that effectively addresses balanced routing problem of Dual Rail Precharge circuits. Experimental results on an AES test circuit in 130nm technology show improvements in achieving a balanced dual rail design. Further our method can also be successfully applied to FPGAs. Results from an sbox test circuit implementation on a Xilinx FPGA are presented.
机译:如果差分信号的路由完全平衡,则双轨预充电电路提供了一种解决差分功率分析攻击的有效方法。 Fat Wire [1]和后端复制[2]方法解决了这个问题。但是,他们没有考虑耦合电容对相邻差分信号的影响。在本文中,我们提出了一种基于分割波动态差分逻辑[3]和后端复制[2]的新方法,即后端分离复制,该方法有效地解决了双轨预充电电路的平衡布线问题。在130nm技术的AES测试电路上的实验结果表明,在实现平衡的双轨设计方面有所改进。此外,我们的方法也可以成功地应用于FPGA。给出了在Xilinx FPGA上的盒式测试电路实现的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号