首页> 外文会议>Consumer Electronics (ISCE), 2012 IEEE 16th International Symposium on >Efficient implementation of channel coding and interleaver for Digital Video Broadcasting (DVB-T2) on FPGA
【24h】

Efficient implementation of channel coding and interleaver for Digital Video Broadcasting (DVB-T2) on FPGA

机译:FPGA上数字视频广播(DVB-T2)的信道编码和交织器的高效实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the implementation of a single FPGA intellectual property (IP) core for channel coding and interleaving used in Digital Video Broadcasting, second generation (DVB-T2). DVB-T2 is the extension of the television standard DVB-T, issued by the consortium DVB, and is devised for the broadcast transmission of digital terrestrial television. The higher offered bit rate, with respect to its predecessor DVB-T, makes it a suited system for carrying high definition TV (HDTV) signals on the terrestrial TV channel. In this paper we specifically target the version suitable for China Multimedia Mobile Broadcast (CMMB) standard that works on the 2,635 to 2,660 MHz frequency band to provide 25 video and 30 audio channels. The main contribution is the design and development of forward error correction (FEC) part for mobile multimedia broadcast system, its estimation of power dissipation and optimization. The FEC part includes Reed Solomon (RS) encoder and byte interleaver, low density parity check (LDPC) encoder and bit interleaver. All these sub-modules have been implemented and integrated for the target device Stratix III E (EP3SE50F780C4N). The design has been coded in verilog-HDL and synthesized using Quartus II 8.1 software tool. PowerPlay Power Analyzer tool provided by Altera with Quartus II software has been used for the estimation of power dissipation. Stratix III logic array block level programmable power technology and clock gating technique has been used for power optimization.
机译:本文介绍了用于第二代数字视频广播(DVB-T2)中的通道编码和交织的单个FPGA知识产权(IP)内核的实现。 DVB-T2是由DVB联盟发布的电视标准DVB-T的扩展,被设计用于数字地面电视的广播传输。相对于其前身DVB-T,更高的比特率使其成为在地面电视频道上传输高清电视(HDTV)信号的合适系统。在本文中,我们专门针对适用于中国多媒体移动广播(CMMB)标准的版本,该标准在2635至2660 MHz频段上工作,可提供25个视频和30个音频通道。主要贡献是用于移动多媒体广播系统的前向纠错(FEC)部分的设计和开发,其功耗估算和优化。 FEC部分包括Reed Solomon(RS)编码器和字节交织器,低密度奇偶校验(LDPC)编码器和位交织器。所有这些子模块均已针对目标器件Stratix III E(EP3SE50F780C4N)实施并集成。该设计已经用verilog-HDL编码,并使用Quartus II 8.1软件工具进行了综合。 Altera与Quartus II软件一起提供的PowerPlay Power Analyzer工具已用于估算功耗。 Stratix III逻辑阵列模块级可编程功率技术和时钟门控技术已用于功率优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号