【24h】

Hardware/Software Codesign for Embedded RISC Core

机译:嵌入式RISC内核的硬件/软件协同设计

获取原文
获取原文并翻译 | 示例

摘要

This paper describes hardware/software codesign method of the extendible embedded RISC core VIRGO, which based on MIPS-Ⅰ instruction set architecture. VIRGO is described by Verilog hardware description language that has five-stage pipeline with shared 32-bit cache/memory interface, and it is controlled by distributed control scheme. Every pipeline stage has one small controller, which controls the pipeline stage status and cooperation among the pipeline phase. Since description use high level language and structure is distributed, VIRGO core has highly extension that can meet the requirements of application. We take look at the high-definition television MPEG2 MP@HL decoder chip, constructed the hardware/software codesign virtual prototyping machine that can research on VIRGO core instruction set architecture, and system on chip memory size requirements, and system on chip software, etc. We also can evaluate the system on chip design and RISC instruction set based on the virtual prototyping machine platform.
机译:本文介绍了基于MIPS-Ⅰ指令集架构的可扩展嵌入式RISC核心VIRGO的软/硬件代码签名方法。 VIRGO由Verilog硬件描述语言描述,该语言具有五级流水线,具有共享的32位高速缓存/内存接口,并且由分布式控制方案控制。每个管道阶段都有一个小型控制器,该控制器控制管道阶段的状态以及管道阶段之间的协作。由于描述使用高级语言并且结构是分布式的,因此VIRGO核心具有高度扩展性,可以满足应用程序的需求。我们看一下高清电视MPEG2 MP @ HL解码器芯片,构造了可以研究VIRGO核心指令集架构,片上系统存储器大小要求,片上系统软件等的硬件/软件codesign虚拟原型机。我们还可以基于虚拟样机平台评估系统芯片设计和RISC指令集。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号