【24h】

SDRAM Bus Schedule of HDTV Video Decoder

机译:HDTV视频解码器的SDRAM总线时间表

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a time division multiplexed task scheduling (TDM) is designed for HDTV video decoder is proposed. There are three tasks: to fetch decoded data from SDRAM for displaying (DIS), read the reference data from SDRAM for motion compensating (REF) and write the motion compensated data back to SDRAM (WB) on the bus. The proposed schedule is based on the novel 4 banks interlaced SDRAM storage structure which results in less overhead on read/write time. Two SDRAM of 64M bits (4Bank X 512K X 32bit) are used. Compared with two banks, the four banks storage strategy read/write data with 45% less time. Therefore the process data rates for those three tasks are reduced. TDM is developed by round robin scheduling and fixed slot allocating. There are both MB slot and task slot. As a result the conflicts on bus are avoided, and the buffer size is reduced 48% compared with the priority bus scheduling. Moreover, there is a compacted bus schedule for the worst case of stuffing owning to the reduced executing time on tasks. The size of buffer is reduced and the control logic is simplified.
机译:本文提出了一种用于高清电视视频解码器的时分复用任务调度(TDM)。有以下三个任务:从SDRAM获取解码的数据进行显示(DIS),从SDRAM读取参考数据进行运动补偿(REF),以及将运动补偿后的数据写回到总线上的SDRAM(WB)。拟议的时间表基于新颖的4层隔行SDRAM存储结构,从而减少了读/写时间的开销。使用了两个64M位的SDRAM(4Bank X 512K X 32位)。与两个存储区相比,四个存储区的存储策略读取/写入数据的时间减少了45%。因此,降低了这三个任务的过程数据速率。 TDM是通过循环调度和固定时隙分配开发的。同时有MB插槽和任务插槽。结果,避免了总线上的冲突,并且与优先级总线调度相比,缓冲区大小减少了48%。此外,由于减少了执行任务的时间,因此对于最坏的情况,存在紧凑的总线计划。减小了缓冲区的大小,并简化了控制逻辑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号