【24h】

Way of LEEPL Technology to Success in Memory Device Application

机译:LEEPL技术在存储设备应用中取得成功的途径

获取原文
获取原文并翻译 | 示例

摘要

Lithography for 65nm-node device is drawing a lot of attentions these days especially because lithography solution for this node is not clear and even tool makers tend to wait for the consensus in lithography roadmap to avoid the risk of erroneous amount of investment. Recently proposed concept of low energy electron-beam proximity-projection lithography (LEEPL) technology has already released its first production machine in 2003, which is being expected to cover the design rule down to 65nm-node and even smaller. Although production of semiconductor device has been pursuing optical lithography, without any optical technology that is proved as a convincing solution for 65nm node and below, we need to take account of all the candidates. So we made an investigation on LEEPL technology and evaluated beta and first production tool to see the feasibility of printing sub-70nm resolution and of optic-first mix-and-match overlay from a chip maker's point of view. Two different kinds of stencil masks were fabricated for the evaluation, which are fabricated in SiC and Si membrane. The former mask is for sparse contact holes(C/H) and the latter for dense C/Hs. Beta-tool showed a good resolving power of sub-70nm sparse C/Hs of SRAM with negligibly small proximity effect. It implies that LEEPL does not require much effort for proximity correction comparing to that required in optical lithography, which is one of the biggest issues in low-k1. LEEPL also showed a good capability of optic-first mix-and-match overlay correction and this is the most stringent and important functionality for optic-first mix-and-match application. However random intra-membrane image placement(IP) error that is a little bit larger than the requirement for sub-70nm node was observed, which is interpreted to come from the larger stress of 100MPa in 3X3 mm~2 dry-etched SiC unit membrane. For dense C/Hs, we failed, to the contrary, to obtain any good quality of stencil masks for DRAM cell patterns because of e-beam proximity effect which is unavoidable in the reversed order of front-side forward direct writing and back-side later membrane formation. Pros and cons of LEEPL technology are discussed based on the evaluation results and estimation from the memory device standpoint. We also propose a novel concept of stencil mask that can be helpful in memory device application.
机译:如今,用于65nm节点器件的光刻技术引起了很多关注,特别是因为该节点的光刻解决方案尚不清楚,甚至工具制造商也倾向于等待光刻路线图达成共识,以避免错误投资的风险。最近提出的低能电子束接近投影光刻(LEEPL)技术概念已经在2003年发布了其第一台生产设备,预计该设备将覆盖低至65nm节点甚至更小尺寸的设计规则。尽管半导体器件的生产一直在追求光刻技术,但是没有任何一种被证明是可用于65nm及以下节点的有说服力的解决方案的光学技术,我们需要考虑所有候选技术。因此,我们对LEEPL技术进行了调查,并评估了beta和第一个生产工具,以从芯片制造商的角度来看打印70nm以下分辨率和光学优先混合匹配覆盖层的可行性。制作了两种不同的模版掩模进行评估,分别在SiC和Si膜中制作。前者用于稀疏接触孔(C / H),后者用于致密C / Hs。 Beta工具显示出低于70nm的SRAM稀疏C / Hs的良好分辨能力,而邻近效应可忽略不计。这意味着与光学光刻相比,LEEPL不需要太多的努力来进行邻近校正,这是低k1的最大问题之一。 LEEPL还显示了光学优先混合匹配匹配校正的良好功能,这是光学优先混合匹配应用程序最严格和最重要的功能。然而,观察到随机的膜内图像放置(IP)误差比70nm以下节点的要求要大一些,这可能是由于3X3 mm〜2的干法刻蚀SiC单元膜中100MPa的应力更大而引起的。 。相反,对于密集的C / H,由于电子束接近效应,这在正面,正向直接写入和背面的反向顺序中是不可避免的,因此我们未能获得用于DRAM单元图案的任何高质量的模板掩模。后来的膜形成。从评估结果和从存储设备的角度评估,讨论了LEEPL技术的优缺点。我们还提出了一种新颖的模板掩膜概念,可以对存储设备的应用有所帮助。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号