首页> 外文会议>Computer aided verification >Verifying Relative Error Bounds Using Symbolic Simulation
【24h】

Verifying Relative Error Bounds Using Symbolic Simulation

机译:使用符号仿真验证相对误差范围

获取原文
获取原文并翻译 | 示例

摘要

In this paper we consider the problem of formally verifying hardware that is specified to compute reciprocal, reciprocal square root, and power-of-two functions on floating point numbers to within a given relative error. Such specifications differ from the common case in which any given input is specified to have exactly one correct output. Our approach is based on symbolic simulation with binary decision diagrams, and involves two distinct steps. First, we prove a lemma that reduces the relative error specification to several inequalities that involve reasoning about natural numbers only. The most complex of these inequalities asserts that the product of several naturals is less-than/greater-than another natural. Second, we invoke one of several customized algorithms that decides the inequality, without performing the expensive symbolic multiplications directly. We demonstrate the effectiveness of our approach on a next-generation Intel~® processor design and report encouraging time and space metrics for these proofs.
机译:在本文中,我们考虑了形式验证硬件的问题,该硬件被指定为在给定的相对误差内,计算浮点数的倒数,倒数平方根和二乘幂。此类规范不同于通常的情况,在常规情况下,任何给定的输入都被指定为恰好具有一个正确的输出。我们的方法基于带有二进制决策图的符号模拟,并且涉及两个不同的步骤。首先,我们证明了一个引理,该引理将相对误差规范减少为仅涉及自然数推理的几个不等式。这些不等式中最复杂的是断言,几种自然的乘积小于/大于另一自然。其次,我们调用了确定不等式的几种定制算法之一,而无需直接执行昂贵的符号乘法。我们证明了我们的方法在下一代Intel〜®处理器设计上的有效性,并报告了令人鼓舞的时间和空间指标以证明这些证据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号