首页> 外文会议>CAMP '95 : Computer architectures for machine perception >A Scalable Architecture for Discrete Wavelet Transform
【24h】

A Scalable Architecture for Discrete Wavelet Transform

机译:离散小波变换的可扩展架构

获取原文
获取原文并翻译 | 示例

摘要

In this paper we present the design and prototyping of an efficient Systolic Architecture which performs both Forward and Inverse Discrete Wavelet Transform. The proposed architecture consists of a linear array of Processing Elements each of which has an adder and a multiplier and fixed number of I/O Channels. The Wavelet Transform is computed by convolution and by mapping the computation on to a linear array of Systolic Processing Elements. The design of the architecture has been shown to be simple, scalable and has the advantage of low I/O Bandwidth. The number of processing elements is independent of the size of the input. The architecture has been prototyped using 2-μm p-well CMOS technology and has been developed in the CADENCE Edge Design Framework environment.
机译:在本文中,我们介绍了一种有效的脉动体系结构的设计和原型设计,该体系结构同时执行正向和逆离散小波变换。所提出的体系结构由处理元件的线性阵列组成,每个处理元件都有一个加法器和一个乘法器以及固定数量的I / O通道。小波变换是通过卷积和将计算结果映射到脉动处理单元的线性数组来计算的。事实证明,该体系结构的设计简单,可扩展,并且具有低I / O带宽的优势。处理元素的数量与输入的大小无关。该体系结构已使用2μmp阱CMOS技术进行原型设计,并已在CADENCE Edge Design Framework环境中开发。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号