首页> 外文会议>Argentine Conference on Electronics >Parallelism Analysis for a Multi-core Speech Recognition Architecture
【24h】

Parallelism Analysis for a Multi-core Speech Recognition Architecture

机译:多核语音识别架构的并行性分析

获取原文

摘要

In this work, we present an analysis of data parallelism for a multiple core chip. The aim of this work is to optimally utilize different levels of spatial parallelism as a strategy to reduce the energy consumption of the whole architecture. The core in the analysis implements a Gaussian Mixture Model for automatic speech recognition. In the first place, we analyze the optimal degree of parallelism at the micro-architecture level. In the second place, we analyze the parallelism at the multiple core level and perform an optimization that minimizes the energy-delay product of the whole system. All analysis are performed using simulation data from synthesis in a 55nm CMOS technology.
机译:在这项工作中,我们对多核芯片的数据并行性进行了分析。这项工作的目的是最佳地利用不同级别的空间并行性作为减少整个建筑能耗的策略。分析的核心实现了用于自动语音识别的高斯混合模型。首先,我们在微体系结构级别分析最佳并行度。其次,我们在多核级别分析并行性,并执行优化以使整个系统的能量延迟积最小。所有分析均使用55纳米CMOS技术中合成的模拟数据进行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号