【24h】

A Novel High Speed Low Power Logic Family : Race Logic

机译:新型高速低功耗逻辑系列:竞赛逻辑

获取原文
获取原文并翻译 | 示例

摘要

A new logic family, Race Logic, is proposed for high speed and low power applications. Race Logic does not use transistors but utilise timing differnce between two racing signals to implement boolean logic operations. Because the number of transistors is very small compared to conventional logic styles, delay time from clock to output is very small and the power consumption is also minimized. Various kinds of combinational circuits are simulated, and a 64bit carry look-ahead adder is fabricated using Race Logic.
机译:提出了一种新的逻辑系列,竞赛逻辑,用于高速和低功耗应用。 Race Logic不使用晶体管,而是利用两个赛车信号之间的时序差异来实现布尔逻辑运算。由于与常规逻辑样式相比,晶体管的数量非常少,因此从时钟到输出的延迟时间非常小,并且功耗也得以最小化。模拟了各种组合电路,并使用Race Logic制造了64位进位超前加法器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号