首页> 外文期刊>IEE proceedings. Part G, Circuits, devices and systems >CMOS differential logic family with self-timing and charge-recycling for high-speed and low-power VLSI
【24h】

CMOS differential logic family with self-timing and charge-recycling for high-speed and low-power VLSI

机译:具有自定时和电荷回收功能的CMOS差分逻辑系列,适用于高速和低功耗VLSI

获取原文
获取原文并翻译 | 示例
           

摘要

The paper describes a differential CMOS logic family employing self-timing for speed enhancement and charge recycling for power reduction. The logic family is up to 49% faster than other types of dynamic circuits. A pseudo one-phase clocking pipeline configuration implemented with the proposed logic family can boost clock frequency by eliminating latching stages between pipeline sections. A 64-bit adder designed using the proposed logic family achieves 0.97 ns latency with power dissipation comparable to that of the conventional precharged differential logic family.
机译:本文介绍了一种差分CMOS逻辑系列,该系列采用自定时以提高速度,并采用电荷循环以降低功耗。逻辑系列比其他类型的动态电路快49%。利用提出的逻辑系列实现的伪单相时钟流水线配置可以通过消除流水线部分之间的锁存级来提高时钟频率。使用建议的逻辑系列设计的64位加法器可实现0.97 ns的延迟,功耗可与传统的预充电差分逻辑系列相媲美。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号