首页> 外文会议>26th European Solid-State Circuits Conference, Sep 19-21, 2000, Stockholm, Sweden >A low power reconfigurable 12-tap FIR interpolation filter with fixed coefficient sets
【24h】

A low power reconfigurable 12-tap FIR interpolation filter with fixed coefficient sets

机译:具有固定系数集的低功耗可重配置12抽头FIR插值滤波器

获取原文
获取原文并翻译 | 示例

摘要

A parameterizable architecture of a low power FIR interpolation filter with reconfigurable coefficient sets for timing phase alteration is presented. For the application in a handheld ultrasound scanner, the filter has been optimized for lowest power dissipation on all levels of CMOS design from system down to physical layout level. The architecture is well suited for a datapath generator design offering full-custom performance at lowest design effort. A test chip integrating a 6/12-tap filter has been realized in a 0.5-μm CMOS technology for a clock frequency of 40 MHz featuring a power dissipation as small as 0.9 mW per tap.
机译:提出了一种具有可重配置系数集的低功率FIR插值滤波器的可参数化架构,用于定时相位改变。对于手持式超声扫描仪中的应用,该滤波器经过了优化,可在从系统到物理布局的所有CMOS设计级别上实现最低功耗。该体系结构非常适合数据路径生成器设计,以最少的设计工作即可提供完全定制的性能。集成了6/12抽头滤波器的测试芯片已在0.5μmCMOS技术中实现,时钟频率为40 MHz,每抽头功耗低至0.9 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号