首页> 外文会议>The 24th IEEE International Symposium on Field-Programmable Custom Computing Machines >A Content Adapted FPGA Memory Architecture with Pattern Recognition Capability for L1 Track Triggering in the LHC Environment
【24h】

A Content Adapted FPGA Memory Architecture with Pattern Recognition Capability for L1 Track Triggering in the LHC Environment

机译:适用于LHC环境中L1轨道触发的具有模式识别功能的内容自适应FPGA存储器架构

获取原文
获取原文并翻译 | 示例

摘要

Modern high-energy physics experiments such as the Compact Muon Solenoid experiment at CERN produce an extraordinary amount of data every 25ns. To handle a data rate of more than 50Tbit/s a multi-level trigger system is required, which reduces the data rate. Due to the increased luminosity after the Phase-II-Upgrade of the LHC, the CMS tracking system has to be redesigned. The current trigger system is unable to handle the resulting amount of data after this upgrade. Because of the latency of a few microseconds the Level 1 Track Trigger has to be implemented in hardware. State-of-the-art pattern recognition filter the incoming data by template matching on ASICs with a content addressable memory architecture. An implementation on an FPGA, which replaces the content addressable memory of the ASIC, has not been possible so far. This paper presents a new approach to a content addressable memory architecture, which allows an implementation of an FPGA based design. By combining filtering and track finding on an FPGA design, there are many possibilities of adjusting the two algorithms to each other. There is more flexibility enabled by the FPGA architecture in contrast to the ASIC. The presented design minimizes the stored data by logic to optimally utilize the available resources of an FPGA. Furthermore, the developed design meets the strong timing constraints and possesses the required properties of the content addressable memory.
机译:现代高能物理实验(例如CERN的紧凑型μon螺线管实验)每25ns产生大量数据。为了处理超过50Tbit / s的数据速率,需要一个多级触发系统,这会降低数据速率。由于LHC的II期升级后发光度增加,因此必须重新设计CMS跟踪系统。升级后,当前的触发系统无法处理最终的数据量。由于延迟时间为几微秒,因此必须在硬件中实现1级跟踪触发器。最先进的模式识别通过具有内容可寻址存储器架构的ASIC上的模板匹配来过滤输入数据。迄今为止,无法在FPGA上实现替代ASIC的内容可寻址存储器的实现。本文提出了一种针对内容可寻址存储器架构的新方法,该方法允许实现基于FPGA的设计。通过在FPGA设计上结合滤波和寻迹,可以将两种算法相互调整。与ASIC相比,FPGA体系结构具有更大的灵活性。提出的设计通过逻辑最小化了存储的数据,以最佳地利用FPGA的可用资源。此外,开发的设计满足强大的时序约束,并具有内容可寻址存储器的所需属性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号