首页> 外文会议>2018 Moscow Workshop on Electronic and Networking Technologies >Application of the layout-aware single event simulations to a design of 65 nm memory units
【24h】

Application of the layout-aware single event simulations to a design of 65 nm memory units

机译:具有布局意识的单事件模拟在65 nm存储单元设计中的应用

获取原文
获取原文并翻译 | 示例

摘要

This paper reports about an application of our technique to the actual design procedure of the single event effect tolerant 65nm SRAM and register file cells, which are based on DICE and 6T cells. The technique is integrated to a design flow, accepted in our department. Input data for the analysis is layout and circuit designs of the cells. Layout design from later stages of the cells design flow is used. Output data are cross section plots and upset multiplicity maps.
机译:本文报道了我们的技术在基于DICE和6T单元的单事件效应容忍65nm SRAM和寄存器文件单元的实际设计过程中的应用。该技术已集成到我们部门接受的设计流程中。用于分析的输入数据是单元的布局和电路设计。使用单元设计流程后期的布局设计。输出数据是横截面图和扰乱多重图。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号