首页> 外文会议>2017 International Symposium on Power Electronics >Stress reduction in high voltage MIS capacitor fabrication
【24h】

Stress reduction in high voltage MIS capacitor fabrication

机译:高压MIS电容器制造中的应力降低

获取原文
获取原文并翻译 | 示例

摘要

Metal-insulator-semiconductor capacitors used as a RC snubber attenuate voltage overshoots which may occur during switching phases. These devices feature good temperature stability up to 200°C and can be integrated very close to power switches on the same transfer substrate. As the capacitors need to withstand high voltages in most applications, thick dielectric layers have to be used, causing significant amount of wafer bow during processing. A dielectric stress compensation structure on the back side of the wafers is therefore introduced and shown to reduce the resulting wafer bow by up to 50%. Planar MIS capacitors using a 1 μm thick dielectric layer stack achieve dielectric breakdown voltages of up to 1000 V along with capacitance densities of 5.4 nF/cm2. In comparison, devices with a dielectric layer thickness of 250 nm exhibit a capacitance density of 13.6 nF/cm2 and a resulting dielectric breakdown voltage of 250 V.
机译:用作RC缓冲器的金属-绝缘体-半导体电容器可衰减在切换阶段可能发生的电压过冲。这些器件在高达200°C的温度下具有良好的温度稳定性,并且可以非常靠近集成在同一转移基板上的电源开关集成。由于电容器在大多数应用中需要承受高压,因此必须使用厚的介电层,从而在加工过程中造成大量的晶圆弯曲。因此,在晶片的背面引入了介电应力补偿结构,并显示出这种结构可减少高达50%的晶片弯曲度。使用1μm厚介电层堆叠的平面MIS电容器可实现高达1000 V的介电击穿电压以及5.4 nF / cm 2 的电容密度。相比之下,介电层厚度为250 nm的器件的电容密度为13.6 nF / cm 2 ,其绝缘击穿电压为250V。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号