首页> 外文会议>2017 IEEE 23rd Symposium on High Performance Computer Architecture >Balancing Performance and Lifetime of MLC PCM by Using a Region Retention Monitor
【24h】

Balancing Performance and Lifetime of MLC PCM by Using a Region Retention Monitor

机译:使用区域保留监视器平衡MLC PCM的性能和生命周期

获取原文
获取原文并翻译 | 示例

摘要

Multi Level Cell (MLC) Phase Change Memory (PCM) is an enhancement of PCM technology, which provides higher capacity by allowing multiple digital bits to be stored in a single PCM cell. However, the retention time of MLC PCM is limited by the resistance drift problem and refresh operations are required. Previous work shows that there exists a trade-off between write latency and retention—a write scheme with more SET iterations and smaller current provides a longer retention time but at the cost of a longer write latency. Otherwise, a write scheme with fewer SET iterations achieves high performance for writes but requires a greater number of refresh operations due to its significantly reduced retention time, and this hurts the lifetime of MLC PCM. In this paper, we show that only a small part of memory (i.e., hot memory regions) will be frequently accessed in a given period of time. Based on such an observation, we propose Region Retention Monitor (RRM), a novel structure that records and predicts the write frequency of memory regions. For every incoming memory write operation, RRM select a proper write latency for it. Our evaluations show that RRM helps the system improves the balance between system performance and memory lifetime. On the performance side, the system with RRM bridges 77.2% of the performance gap between systems with long writes and systems with short writes. On the lifetime side, a system with RRM achieves a lifetime of 6.4 years, while systems using only long writes and short writes achieve lifetimes of 10.6 and 0.3 years, respectively. Also, we can easily control the aggressiveness of RRM through an attribute called hot threshold. A more aggressively configured RRM can achieve the performance which is only 3.5% inferior than the system using static short writes, while still achieve a lifetime of 5.78 years.
机译:多级单元(MLC)相变存储器(PCM)是PCM技术的增强,它通过允许将多个数字位存储在单个PCM单元中来提供更高的容量。但是,MLC PCM的保留时间受到电阻漂移问题的限制,因此需要刷新操作。先前的工作表明,写延迟和保留之间需要权衡—具有更多SET迭代和较小电流的写方案提供了更长的保留时间,但代价是写延迟更长。否则,具有较少SET迭代的写入方案可实现写入的高性能,但由于其保留时间显着减少,因此需要进行大量刷新操作,这会损害MLC PCM的寿命。在本文中,我们表明在给定的时间段内将仅频繁访问一小部分内存(即热内存区域)。基于这种观察,我们提出了区域保留监视器(RRM),这是一种记录和预测存储区域写入频率的新颖结构。对于每个传入的存储器写操作,RRM为其选择适当的写等待时间。我们的评估表明,RRM帮助系统改善了系统性能和内存寿命之间的平衡。在性能方面,具有RRM的系统弥合了长写入系统和短写入系统之间77.2%的性能差距。在寿命方面,具有RRM的系统的寿命为6.4年,而仅使用长写入和短写入的系统的寿命分别为10.6和0.3年。另外,我们可以通过称为热阈值的属性轻松控制RRM的攻击性。更加积极地配置RRM可以实现的性能仅比使用静态短写的系统低3.5%,而使用寿命仍为5.78年。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号