首页> 外文会议>2016 5th International Conference on Electronic Devices, Systems and Applications >Low power/high speed optimization approaches of MISTY algorithm
【24h】

Low power/high speed optimization approaches of MISTY algorithm

机译:MISTY算法的低功耗/高速优化方法

获取原文
获取原文并翻译 | 示例

摘要

This paper presents two approaches targeting the reduction of power dissipation, the delay time and silicon area of S7 and S9 blocks of MISTY1 encryption algorithm. The essential part of both approaches is to reduce the number of logic gates (XOR and AND gates) used in S7 and S9 blocks ciphers. The first approach reduces the number of logic gates by applying Boolean Algebra rules and simplifications, while the second approach removes the redundant logic gates which form the S7 and S9 blocks ciphers. The first approach reduced the dynamic power dissipation and the silicon area by 21.7%, 25.3%, respectively, while the throughput enhanced by 21.1%. The second approach reduced the dynamic power dissipation and the silicon area by 27%, 31.7%, respectively, while the throughput enhanced by 3.8%. As a result, the proposed approaches could be fit for next generation of handheld and portable devices.
机译:本文提出了两种旨在降低功耗的方法:MISTY1加密算法的S7和S9块的延迟时间和硅面积。两种方法的本质部分是减少S7和S9块密码中使用的逻辑门(XOR和AND门)的数量。第一种方法通过应用布尔代数规则和简化来减少逻辑门的数量,而第二种方法则删除形成S7和S9块密码的冗余逻辑门。第一种方法分别将动态功耗和硅面积减少了21.7%,25.3%,而吞吐量提高了21.1%。第二种方法将动态功耗和硅面积分别减少了27%和31.7%,而吞吐量提高了3.8%。结果,所提出的方法可以适合于下一代手持式和​​便携式设备。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号