首页> 外文会议>2015 International Conference on Industrial Instrumentation and Control >Design of Baugh Wooley and Wallace tree multiplier using two phase clocked adibatic static CMOS logic
【24h】

Design of Baugh Wooley and Wallace tree multiplier using two phase clocked adibatic static CMOS logic

机译:基于两相时钟的静态静态CMOS逻辑的Baugh Wooley和Wallace树乘法器的设计

获取原文
获取原文并翻译 | 示例

摘要

In this paper the low power operation of Baugh wooley multiplier and Wallace tree multiplier are discussed. The circuits are implemented using two phase clocked adiabatic static CMOS logic (2PASCL) and the power consumption of these circuits is compared with those of static CMOS logic. Baugh Wooley multiplier is implemented using three different designs. The circuits are implemented in 45nm CMOS process technology and the comparison result shows that Wallace tree Multiplier shows less power consumption compared to Baugh wooley multiplier and the power consumption is reduced by 62.66% for Wallace tree multiplier compared to static CMOS logic.
机译:本文讨论了Baugh伍利乘法器和Wallace树乘法器的低功耗操作。这些电路使用两相时钟绝热静态CMOS逻辑(2PASCL)实现,并将这些电路的功耗与静态CMOS逻辑的功耗进行比较。 Baugh Wooley乘法器使用三种不同的设计实现。该电路采用45nm CMOS工艺技术实现,比较结果表明,与Baugh wooley乘法器相比,Wallace树乘法器的功耗更低,与静态CMOS逻辑相比,Wallace树乘法器的功耗降低了62.66%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号