【24h】

A novel flow to optimize package power distribution network design

机译:优化封装配电网络设计的新颖流程

获取原文
获取原文并翻译 | 示例

摘要

Power Integrity (PI) is an important topic in today's high-speed interface designs, and the power distribution network (PDN) is a major factor in the package design. This research we propose an effective design method for a multi-layer and complex package design. The first section of this paper is to perform the current density to fast find the bottleneck of draft design for the DDR core power and DDR IO power planes. Due to the poor ball assignment, the longer current path is detected from the current density map, and then to adjust the ball assignment to change the current density. The second section of the paper is modeling the package, including resistance, inductance parasitic and PDN impedance extractions based on the S-parameter simulation. From optimizing the package design and the chip-package co-simulation to analyze the SSN and dynamic power noise are estimated in Section III. Finally, conclusions are given.
机译:电源完整性(PI)是当今高速接口设计中的重要主题,而配电网络(PDN)是封装设计中的主要因素。我们的这项研究为多层和复杂的包装设计提出了一种有效的设计方法。本文的第一部分是执行电流密度,以快速找到DDR内核电源和DDR IO电源层设计草案的瓶颈。由于不良的球分配,从电流密度图中检测到更长的电流路径,然后调整球分配以更改电流密度。本文的第二部分是对封装进行建模,包括基于S参数仿真的电阻,电感寄生和PDN阻抗提取。通过优化封装设计和芯片封装协同仿真来分析SSN和动态功率噪声,将在第三部分进行估计。最后给出结论。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号