首页> 外文会议>2014 NORCHIP >Implementation of a dynamic wordlength SIMD multiplier
【24h】

Implementation of a dynamic wordlength SIMD multiplier

机译:动态字长SIMD乘法器的实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an efficient design method to construct a flexible, high band-width, and multi-wordlength multiplier. The method includes a new sticky Booth coding technique to tackle the unscalability problem in traditional Booth coding for multi-wordlength multiplier design. Moreover, a cell array based architecture is developed for efficient implementation of the multiplier, which can be conveniently combined with standard power management techniques to achieve both high speed, high flexibility and low power. As a case study, a multiplier supporting 3 operation modes (one 64 ×64, four 32×32, and sixteen 16×16) has been designed based on the introduced methodology. The synthesis results with 40nm CMOS shows 5% in speed improvement and 7.1 % in area efficiency improvement, comparing to state-of-the-art industrial multi-wordlength multipliers. The applicability and suitability of the proposed multiplier has been analyzed in a soft-defined radio platform where the power efficiency can be easily improved under dynamic transmission scenarios.
机译:本文提出了一种有效的设计方法来构造一个灵活的,高带宽和多字长的乘法器。该方法包括一种新的粘性Booth编码技术,以解决用于多字长乘法器设计的传统Booth编码中的不可伸缩性问题。此外,还开发了一种基于单元阵列的架构来高效实现乘法器,可以将其方便地与标准电源管理技术结合使用,以实现高速,高灵活性和低功耗。作为案例研究,已基于所介绍的方法设计了一种支持3种操作模式的乘法器(一个64×64,四个32×32和16个16×16)。与最先进的工业多字长乘法器相比,采用40nm CMOS的合成结果显示速度提高了5%,面积效率提高了7.1%。已经在软定义的无线电平台中分析了所提出乘法器的适用性和适用性,在动态传输场景下可以轻松提高功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号