首页> 外文会议>NORCHIP Conference >Implementation of a dynamic wordlength SIMD multiplier
【24h】

Implementation of a dynamic wordlength SIMD multiplier

机译:实现动态WordLength SIMD乘法器

获取原文

摘要

This paper presents an efficient design method to construct a flexible, high band-width, and multi-wordlength multiplier. The method includes a new sticky Booth coding technique to tackle the unscalability problem in traditional Booth coding for multi-wordlength multiplier design. Moreover, a cell array based architecture is developed for efficient implementation of the multiplier, which can be conveniently combined with standard power management techniques to achieve both high speed, high flexibility and low power. As a case study, a multiplier supporting 3 operation modes (one 64 ×64, four 32×32, and sixteen 16×16) has been designed based on the introduced methodology. The synthesis results with 40nm CMOS shows 5% in speed improvement and 7.1 % in area efficiency improvement, comparing to state-of-the-art industrial multi-wordlength multipliers. The applicability and suitability of the proposed multiplier has been analyzed in a soft-defined radio platform where the power efficiency can be easily improved under dynamic transmission scenarios.
机译:本文提出了一种有效的设计方法,用于构造灵活,高带宽和多字长倍增器。该方法包括一种新的粘性展位编码技术,可以在传统的展位编码中解决多字长乘法器设计的不可公平问题。此外,开发了一种基于电池阵列的架构,用于高效实现乘法器,可以方便地与标准电源管理技术结合,以实现高速,高柔韧性和低功率。作为案例研究,基于引入的方法设计了一种支持3操作模式的乘法器(一个64×64,四个32×32和16×16×16)。 40nm CMOS的合成结果显示出速度改善的5%,面积效率改善为7.1%,与最先进的工业多晶石分长乘法器相比。在一个软定义的无线电平台中分析了所提出的乘法器的适用性和适用性,在这种情况下,在动态传输方案下可以很容易地改善功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号