首页> 外文会议>2014 NORCHIP >Design considerations for interface circuits to low-voltage piezoelectric energy harvesters
【24h】

Design considerations for interface circuits to low-voltage piezoelectric energy harvesters

机译:低压压电能量收集器接口电路的设计注意事项

获取原文
获取原文并翻译 | 示例

摘要

In this work we investigate the limitations and describe the operation of passive fully integrated rectifiers in standard CMOS technology for low-voltage piezoelectric harvesters. These harvesters are typical for low-frequency and low-acceleration applications, such as body-motion scenarios, i.e., wearables. We motivate the choice of active rectifiers for low-voltage energy harvesters and techniques to boost the available input voltage to the rectifier. A test circuit recently taped-out in 0.35-μm CMOS is described to illustrate some of the challenges associated with rectifier design for low-voltage energy harvesters. The circuit occupies an area of 210 × 155 μm and operates at input voltages between 0.6 and 3.3 V. Post-layout simulations shows an efficiency of 79 % at a 0.7-V input.
机译:在这项工作中,我们研究了局限性,并描述了用于低压压电收割机的标准CMOS技术中无源全集成整流器的操作。这些收割机通常用于低频和低加速度的应用,例如身体运动场景,即可穿戴设备。我们鼓励选择用于低压能量收集器的有源整流器,以及提高整流器可用输入电压的技术。描述了最近在0.35-μmCMOS中录音的测试电路,以说明与低压能量收集器的整流器设计相关的一些挑战。该电路占地210×155μm,并在0.6至3.3 V的输入电压下工作。布局后仿真显示,在0.7V输入下的效率为79%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号