首页> 外文会议>NORCHIP Conference >Design considerations for interface circuits to low-voltage piezoelectric energy harvesters
【24h】

Design considerations for interface circuits to low-voltage piezoelectric energy harvesters

机译:接口电路对低压压电能量收割机的设计考虑因素

获取原文

摘要

In this work we investigate the limitations and describe the operation of passive fully integrated rectifiers in standard CMOS technology for low-voltage piezoelectric harvesters. These harvesters are typical for low-frequency and low-acceleration applications, such as body-motion scenarios, i.e., wearables. We motivate the choice of active rectifiers for low-voltage energy harvesters and techniques to boost the available input voltage to the rectifier. A test circuit recently taped-out in 0.35-μm CMOS is described to illustrate some of the challenges associated with rectifier design for low-voltage energy harvesters. The circuit occupies an area of 210 × 155 μm and operates at input voltages between 0.6 and 3.3 V. Post-layout simulations shows an efficiency of 79 % at a 0.7-V input.
机译:在这项工作中,我们调查限制,并描述了用于低压压电收割机的标准CMOS技术中被动全集成整流器的操作。这些收割机对于低频和低速加速应用,例如身体运动场景,即穿戴设备。我们激励了用于低压能量收件人的活动整流器的选择和将可用输入电压提升到整流器的技术。描述了最近在0.35微米CMO中占用的测试电路,以说明与低压能量收割机的整流器设计相关的一些挑战。该电路占面积为210×155μm,并在0.6和3.3 V之间的输入电压下操作。后布局模拟显示在0.7V输入时79%的效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号