首页> 外文会议>2014 International Conference on Embedded Systems >Hardware implementation of quasigroup based encryption
【24h】

Hardware implementation of quasigroup based encryption

机译:基于准组加密的硬件实现

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a Hardware implementation of Quasigroup based encryption with pipelining to reduce the encryption time. Unlike number system based approaches, it requires only simple table lookup operations thereby enabling efficient hardware implementation. A hardware model of the encryption is proposed and synthesized to an FPGA library. Quasigroup based encryption is less affected by brute force attacks compared to the conventional methods because the number of quasigroups increases as the order increases in an astronomical fashion. The architecture of the proposed design is synthesized and implemented in Altera Cyclone II FPGA kit. The robustness of the scheme is further improved by permutation in of the quasigroup in each step. The proposed hardware utilizes less memory as it does not need to store all the permuted quasigroups. The robustness of the implemented design is evaluated using the NIST-STS Test Suite.
机译:本文介绍了基于Quasigroup的加密的硬件实现,该加密采用流水线技术以减少加密时间。与基于数字系统的方法不同,它仅需要简单的表查找操作,从而实现高效的硬件实现。提出了加密的硬件模型,并将其综合到FPGA库中。与常规方法相比,基于准组的加密受暴力攻击的影响较小,这是因为准组的数量随天文数字的增加而增加。拟议设计的体系结构在Altera Cyclone II FPGA套件中综合并实现。通过在每个步骤中对准群进行置换,进一步提高了该方案的鲁棒性。所提出的硬件利用较少的存储器,因为它不需要存储所有排列的准群。使用NIST-STS测试套件评估了所实施设计的鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号