首页> 外文会议>2014 IEEE International Symposium on parallel and distributed processing with applications >FPGA-Based Design Using the FASTER Toolchain: The Case of STM Spear Development Board
【24h】

FPGA-Based Design Using the FASTER Toolchain: The Case of STM Spear Development Board

机译:使用FASTER工具链的基于FPGA的设计:以STM Spear开发板为例

获取原文
获取原文并翻译 | 示例

摘要

Even though FPGAs are becoming more and more popular as they are used in many different scenarios like communications and HPC, the steep learning curve needed to work with this technology is still the major limiting factor to their full success. Many works proposed to mitigate this problem by creating a companion of tools to support the designer during the development phase for this technology. The EU FASTER Project aims at realizing an integrated toolchain that assists the designer in the steps of the design flow that are necessary to port a given application onto an FPGA device. The novelty of the framework relies in the fact that the partial dynamic reconfiguration, which FPGA devices can exploit, is seen as a first class citizen throughout the whole design flow. This work reports a case study in which the FASTER toolchain has been used to port a raytracer application onto the STM Spear prototyping embedded platform. The paper discusses the steps done for the realization of the prototype and the results obtained on the target device. It finally reports some improvements that can be exploited to improve the performance of the hardware implementation that has been realized.
机译:尽管FPGA在通信和HPC等许多不同场景中使用时已变得越来越流行,但使用该技术所需的陡峭学习曲线仍是其成功的主要限制因素。许多工作建议通过创建一系列工具来缓解此问题,以在该技术的开发阶段为设计人员提供支持。 EU FASTER项目旨在实现一个集成的工具链,以帮助设计人员完成将给定应用移植到FPGA器件所需的设计流程步骤。该框架的新颖性在于以下事实:FPGA器件可以利用的部分动态重配置被视为整个设计流程中的头等公民。这项工作报告了一个案例研究,其中使用FASTER工具链将raytracer应用程序移植到STM Spear原型嵌入式平台上。本文讨论了为实现原型所做的步骤以及在目标设备上获得的结果。最后,它报告了一些改进,可以利用这些改进来提高已实现的硬件实现的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号