首页> 外文会议>2014 IEEE International Conference on IC Design amp; Technology >32 Slew rate and 27 data rate improved 2#x00D7;VDD output buffer using PVTL compensation
【24h】

32 Slew rate and 27 data rate improved 2#x00D7;VDD output buffer using PVTL compensation

机译:使用PVTL补偿,转换率提高了32%,数据速率提高了27%,2×VDD输出缓冲器

获取原文
获取原文并翻译 | 示例

摘要

A 2×VDD Output Buffer using PVTL compensation is proposed in this paper. Beside the PVT compensation, a Leakage compensation circuit is employed. With the proposed Leakage compensation circuit, the SR (slew rate) and data rate are improved by 32% and 27%, respectively, for VDDIO = 1.8 V at the worst case. Moreover, the reliability problem caused by the unstable voltage, gate oxide overstress and hot carrier degradation is avoided. The proposed design is implemented using a typical 90 nm CMOS process. The core area is 0.425 mm × 0.0563 mm. The SR is simulated to be 1.3–3.0 Vs. The data rate is simulated to be 454, 370, and 500 MHz for VDDIO = 1.8, 1.2, and 1.0 V, respectively.
机译:本文提出了一种使用PVTL补偿的2×VDD输出缓冲器。除PVT补偿外,还采用泄漏补偿电路。使用建议的泄漏补偿电路,在最坏的情况下,当VDDIO = 1.8 V时,SR(压摆率)和数据率分别提高了32%和27%。而且,避免了由电压不稳定,栅极氧化物过应力和热载流子退化引起的可靠性问题。建议的设计使用典型的90 nm CMOS工艺实现。核心区域为0.425毫米×0.0563毫米。 SR模拟为1.3–3.0 V / ns。当VDDIO = 1.8、1.2和1.0 V时,模拟的数据速率分别为454、370和500 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号