首页> 外文会议>2014 IEEE Fifth International Conference on Communications and Electronics >Hardware modelling of frequency recovery in an upstream demodulator for DOCSIS 3.0
【24h】

Hardware modelling of frequency recovery in an upstream demodulator for DOCSIS 3.0

机译:DOCSIS 3.0上游解调器中频率恢复的硬件建模

获取原文
获取原文并翻译 | 示例

摘要

For many communication systems, frequency offset is inevitable, since even minute differences between different oscillators are typically sufficient to cause this problem. The challenge is exacerbated by other non-ideal effects, including intersymbol interference (ISI). In this paper, the hardware modelling issues are considered for a frequency recovery scheme that has been previously shown to approach the Cramer-Rao Lower Bound (CRLB) and is immune to ISI-induced biasing. The associated design and implementation are pursued in the context of a DOCSIS 3.0 upstream demodulator. To investigate the correspondences, with issues and implications, between theoretical and practical hardware-level performances, the frequency recovery scheme is implemented in MATLAB and Altera DSP Builder, which offers hardware-oriented modelling. The obtained results and analysis, which are performed by comparing corresponding outputs from MATLAB and Altera DSP Builder, show good match and support the practical validity of the frequency recovery scheme for DOCSIS 3.0.
机译:对于许多通信系统,频率偏移是不可避免的,因为不同振荡器之间的微小差异通常也足以引起此问题。其他非理想影响(包括符号间干扰(ISI))加剧了这一挑战。在本文中,考虑了一种频率恢复方案的硬件建模问题,该方案先前已证明可以接近Cramer-Rao下界(CRLB),并且不受ISI引起的偏差的影响。相关的设计和实现是在DOCSIS 3.0上游解调器的环境中进行的。为了研究理论和实际硬件级性能之间的对应关系,包括问题和含义,在MATLAB和Altera DSP Builder中提供了频率恢复方案,后者提供了面向硬件的建模。通过比较MATLAB和Altera DSP Builder的相应输出进行的所得结果和分析显示出良好的匹配性,并支持DOCSIS 3.0频率恢复方案的实际有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号