首页> 外文会议>2013 International Symposium on System on Chip >Partitioning constraints and signal routing approach for multi-FPGA prototyping platform
【24h】

Partitioning constraints and signal routing approach for multi-FPGA prototyping platform

机译:多FPGA原型平台的分区约束和信号路由方法

获取原文
获取原文并翻译 | 示例

摘要

With the global trend towards digital systems, designer's goal is to manage the system on chip complexity in accordance with the time to market constraint. Multi-FPGA hardware prototyping is an important feature to validate the design before reaching the fabrication phase. However, since the design is partitioned into multi-FPGA platform, the system frequency of the prototyped design is dramatically decreased due to the inter-FPGA communications. In fact, the way in which the design is partitioned affects the number of inter-FPGA signals and the critical path delay. In this paper, we propose a prototyping environment for multi-FPGA platforms. The partitioner tool is constrained so that it tries to find the best trade off between criteria that affects the system frequency. The resulting inter-FPGA signals are routed using an iterative routing algorithm. If the number of these signals exceeds the number of available traces between FPGAs, multiplexing IPs are inserted in the sending and receiving FPGA in order to transmit several signals through the same physical wire.
机译:随着数字系统的全球趋势,设计人员的目标是根据上市时间的限制来管理系统芯片的复杂性。多FPGA硬件原型设计是一项重要功能,可在进入制造阶段之前验证设计。但是,由于将设计划分为多FPGA平台,因此由于FPGA间的通信,原型设计的系统频率大大降低了。实际上,设计的划分方式会影响FPGA间信号的数量和关键路径延迟。在本文中,我们提出了用于多FPGA平台的原型环境。分区器工具受到限制,因此它试图在影响系统频率的标准之间找到最佳平衡。使用迭代路由算法对生成的FPGA间信号进行路由。如果这些信号的数量超过FPGA之间可用迹线的数量,则在发送和接收FPGA中插入多路复用IP,以便通过同一条物理线路传输多个信号。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号