首页> 外文会议>2013 IEEE Nordic Mediterranean Workshop on Time to Digital Converters >Review of a time-to-digital converter (TDC) based on Cyclic Time Domain Successive Approximation interpolator method with sub-ps-level resolution
【24h】

Review of a time-to-digital converter (TDC) based on Cyclic Time Domain Successive Approximation interpolator method with sub-ps-level resolution

机译:基于具有亚ps级分辨率的循环时域逐次逼近内插器方法的时间数字转换器(TDC)的综述

获取原文
获取原文并翻译 | 示例

摘要

A review of Time-to-Digital Converter (TDC) designs based on Cyclic Time Domain Successive Approximation interpolator method are presented in this paper. The new architecture of (TDC) aims at adjustable sub-ps-level resolution with high linearity in ms-level dynamic range. To achieve sub-ps-level resolution with cyclic time domain successive approximation (CTDSA) within a clock cycle, the propagation delay difference is implemented by digitally controlling both the unit load capacitors and the discharge current of the load capacitance. The proposed CTDSA achieves 610 fs resolution and ~5 ns dynamic range. The total simulated power consumption is 63.3 mW with 3 V supply. The design was simulated using a 0.35 μm CMOS process.
机译:本文介绍了基于循环时域逐次逼近内插器方法的时数转换器(TDC)设计。 (TDC)的新体系结构旨在在ms级动态范围内具有高线性度的可调亚ps级分辨率。为了在一个时钟周期内通过循环时域逐次逼近(CTDSA)实现亚ps级分辨率,通过数字控制单位负载电容器和负载电容的放电电流来实现传播延迟差。拟议的CTDSA实现610 fs分辨率和〜5 ns动态范围。 3 V电源时,总模拟功耗为63.3 mW。使用0.35μmCMOS工艺对设计进行了仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号