首页> 外文会议>2013 IEEE 31st International Conference on Computer Design >Analysis and minimization of short-circuit current in mesh clock network
【24h】

Analysis and minimization of short-circuit current in mesh clock network

机译:网状时钟网络中的短路电流分析和最小化

获取原文
获取原文并翻译 | 示例

摘要

Mesh clock network is very effective at reducing clock skew. But mesh causes a large increase of power consumption, in particular due to shorted buffers. We first analyze the short-circuit power consumption of the mesh clock network. It is observed that skew distribution of premesh tree is important in determining the amount of short-circuit power. We then propose a new clock buffer, which practically eliminates short-circuit current in a mesh network. Experiments on a few test circuits using 40-nm technology indicate that clock power consumption is reduced by 13.0% on average with 4.8% of area increase; this can be compared to buffer sizing, which only achieves 5.6% saving of power.
机译:网状时钟网络在减少时钟偏斜方面非常有效。但是网格尤其是由于缓冲区短而导致功耗的大幅增加。我们首先分析网状时钟网络的短路功耗。可以看出,前叉树的偏斜分布对于确定短路功率的大小很重要。然后,我们提出了一个新的时钟缓冲器,该缓冲器实际上消除了网状网络中的短路电流。在一些使用40纳米技术的测试电路上进行的实验表明,时钟功耗平均减少了13.0%,面积增加了4.8%。这可以与缓冲区大小比较,后者仅能节省5.6%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号