首页> 外文会议>2012 Mediterranean Conference on Embedded Computing >The comparative analysis of the efficiency of regular and pseudo-optimal topologies of networks-on-chip based on Netmaker
【24h】

The comparative analysis of the efficiency of regular and pseudo-optimal topologies of networks-on-chip based on Netmaker

机译:基于Netmaker的片上网络正则和伪最佳拓扑效率比较分析

获取原文
获取原文并翻译 | 示例

摘要

The different approaches to the optimization of network communication subsystem on a chip are considered. The regular and pseudo-optimal topologies with 9 nodes, using System Verilog library Netmaker are modeled. It is shown, that the pseudo-optimal topologies are highly efficient for the cases of network design with the number of nodes and connecting lines not achieved, when using typical regular topologies.
机译:考虑了在芯片上优化网络通信子系统的不同方法。使用系统Verilog库Netmaker对具有9个节点的常规和伪最佳拓扑进行建模。结果表明,当使用典型的常规拓扑时,伪优化拓扑对于网络设计的情况非常有效,而节点和连接线的数量却无法实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号