首页> 外文会议>2012 International Symposium on Signals, Systems, and Electronics. >An area-efficient 130 nm CMOS baseband processing unit for 24 GHz FMCW radar positioning
【24h】

An area-efficient 130 nm CMOS baseband processing unit for 24 GHz FMCW radar positioning

机译:面积有效的130 nm CMOS基带处理单元,用于24 GHz FMCW雷达定位

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an area-efficient digital implementation of a baseband processing unit (BPU) for autonomous wireless sensor nodes with localization functionality. The presented wireless nodes should achieve a high miniaturization degree and use an onboard FMCW secondary radar for distance measurements. The challenge for designing the digital system was to reduce memory requirements towards a low cost hardware design in general, and for an ASIC design in particular. Reducing chip area implies lower energy consumption and helps saving implementation and production costs. At the same time a qualitative performance of the digital signal processing tasks while keeping the system constraints has to be assured. The introduced novel hardware implementation concept fulfill these criteria, and has been implemented and verified on a FPGA before starting the chip design. For the use case of a two-sweep-measurement-system the design has been realized as an ASIC using IBM 130nm CMOS technology.
机译:本文提出了具有区域定位功能的自主无线传感器节点的基带处理单元(BPU)的区域高效数字实现。提出的无线节点应达到较高的小型化程度,并使用机载FMCW辅助雷达进行距离测量。设计数字系统的挑战通常是将存储器需求降低为低成本硬件设计,尤其是ASIC设计。减少芯片面积意味着降低能耗,并有助于节省实施和生产成本。同时,必须确保数字信号处理任务的质量,同时又能保持系统的约束。引入的新颖硬件实现概念可以满足这些条件,并且已经在开始芯片设计之前在FPGA上实现和验证。对于两次扫描测量系统的用例,该设计已实现为使用IBM 130nm CMOS技术的ASIC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号