首页> 外文会议>2012 International Conference on Reconfigurable Computing and FPGAs. >A novel physical defects recovery technique for FPGA-IP cores
【24h】

A novel physical defects recovery technique for FPGA-IP cores

机译:FPGA-IP内核的一种新颖的物理缺陷恢复技术

获取原文
获取原文并翻译 | 示例

摘要

FPGA fault detection consumes a great deal of test time compared with ASICs because FPGAs have complex structures. Re-placement and re-routing must be performed to avoid fault points, which causes an increase in recovery time and degrades performance. Therefore, we propose a fault detection method and develop placement and routing tools to avoid fault sources in tile and multiplexer level avoidance, respectively. In the evaluation, the detection method diagnosed faulty MUXes with six test configurations. We found that the performance of a faulty FPGA slightly decreased by 2% compared with a normal FPGA in multiplexer level avoidance.
机译:与FPGA相比,FPGA故障检测会消耗大量的测试时间,因为FPGA具有复杂的结构。必须执行重新布置和重新布线以避免出现故障点,这会导致恢复时间增加并降低性能。因此,我们提出了一种故障检测方法,并开发了布局和布线工具来分别避免在平铺和多路复用器级规避中产生故障源。在评估中,该检测方法通过六种测试配置诊断出故障的MUX。我们发现,在避免多路复用器级别的情况下,有故障的FPGA的性能比普通的FPGA稍微降低了2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号